Abstract:
The 2-D CMOS process technology scaling may have reached its pinnacle, yet it is not feasible to manufacture all computing elements at lower technological nodes. This has...Show MoreMetadata
Abstract:
The 2-D CMOS process technology scaling may have reached its pinnacle, yet it is not feasible to manufacture all computing elements at lower technological nodes. This has opened a new branch of chip designing that allows chiplets on different technological nodes to be integrated into a single package using interposers, the passive interconnection mediums. However, establishing a high-frequency communication over an entirely passive layer is one of the significant design challenges of 2.5-D systems. In this article, we present a robust clocking architecture for a 2.5-D system consisting of 64 processor cores. This clocking scheme consists of two major components, namely, interposer clocking and on-chiplet clocking. The interposer clocking consists of clocks used to achieve global synchronicity and clocks for interchiplet communication established using the AIB protocol. We synthesized these clocking components using commercial EDA tools and analyzed them using standard tools, on-chip, and package models. We also compare these results against a 2-D design of the same benchmark and another 2.5-D clocking architecture. Our experiments show that the absolute clock power is up to 16% less, and the ratio of clock power to system power is up to 4% less in the 2.5-D design than its 2-D counterpart.
Published in: IEEE Transactions on Very Large Scale Integration (VLSI) Systems ( Volume: 29, Issue: 4, April 2021)
Funding Agency:
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Clocks ,
- Degradation ,
- Routing protocols ,
- Routing ,
- Crosstalk ,
- Silicon ,
- Metals
- Index Terms
- Clock Delivery ,
- Synchronization ,
- Passivation Layer ,
- Technology Node ,
- Electronic Design Automation ,
- Performance Metrics ,
- Clear Signal ,
- Duty Cycle ,
- Arbitration ,
- Transmission Line ,
- Metal Layer ,
- Voltage Regulation ,
- Propagation Delay ,
- Hierarchical Architecture ,
- Phase-locked Loop ,
- Clock Frequency ,
- Clock Signal ,
- Clock Function ,
- Transmission Line Model ,
- Flip-chip ,
- L2 Cache ,
- Reference Clock ,
- Clock Network ,
- Eye Diagrams ,
- Charge Pump ,
- Synopsys
- Author Keywords
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Clocks ,
- Degradation ,
- Routing protocols ,
- Routing ,
- Crosstalk ,
- Silicon ,
- Metals
- Index Terms
- Clock Delivery ,
- Synchronization ,
- Passivation Layer ,
- Technology Node ,
- Electronic Design Automation ,
- Performance Metrics ,
- Clear Signal ,
- Duty Cycle ,
- Arbitration ,
- Transmission Line ,
- Metal Layer ,
- Voltage Regulation ,
- Propagation Delay ,
- Hierarchical Architecture ,
- Phase-locked Loop ,
- Clock Frequency ,
- Clock Signal ,
- Clock Function ,
- Transmission Line Model ,
- Flip-chip ,
- L2 Cache ,
- Reference Clock ,
- Clock Network ,
- Eye Diagrams ,
- Charge Pump ,
- Synopsys
- Author Keywords