Loading [MathJax]/extensions/MathMenu.js
Performance of three phase 11-level inverter with reduced number of switches using different PWM techniques | IEEE Conference Publication | IEEE Xplore

Performance of three phase 11-level inverter with reduced number of switches using different PWM techniques


Abstract:

As compared to conventional inverter topologies like diode clamped and capacitor clamped inverters, the cascaded multilevel inverter has lesser harmonics as well as lower...Show More

Abstract:

As compared to conventional inverter topologies like diode clamped and capacitor clamped inverters, the cascaded multilevel inverter has lesser harmonics as well as lower switching stress. The cascaded topology has more number of power switches leading to greater heat losses, larger size, higher cost and more gate drive circuitry. The proposed configuration contains less number of switches and produces lesser harmonics in the output voltage than the cascaded topology. A comparison between four different types of pulse width modulation (PWM) techniques, namely, In-phase disposition (IPD), Anti-phase disposition (APD), Carrier Overlap (CO) and Variable Frequency (VF) PWM methods, has been done. The results have been verified through simulation study in MATLAB/Simulink in order to select the best PWM method that provides minimum THD in the output voltage. An LC filter has been designed to improve the harmonic profile.
Date of Conference: 24-26 June 2015
Date Added to IEEE Xplore: 31 August 2015
ISBN Information:
Conference Location: Kollam, India

Contact IEEE to Subscribe

References

References is not available for this document.