Loading web-font TeX/Math/Italic
Multi-- Strategies of 7-nm node Nanosheet FETs With Limited Nanosheet Spacing | IEEE Journals & Magazine | IEEE Xplore

Multi- {V}_{\text{th}} Strategies of 7-nm node Nanosheet FETs With Limited Nanosheet Spacing


Abstract:

In this paper, multi-threshold voltage (Vth) scheme of 7-nm node nanosheet FETs (NSFETs) with narrow NS spacing were successfully achieved by metal-gate work function (WF...Show More

Abstract:

In this paper, multi-threshold voltage (Vth) scheme of 7-nm node nanosheet FETs (NSFETs) with narrow NS spacing were successfully achieved by metal-gate work function (WF) and channel doping (Nch) using fully calibrated 3-D TCAD simulations. The limited NS spacing, which allows TiN capping layer only, makes different WF between the edge and the middle part of NS circumference. Unfortunately, this causes non-linear Vth shifts and dc performance degradation as a function of WF due to one-side turn-on phenomena between the edge and the middle part. Furthermore, the fixed WF of TiN capping layer limits Vth shifts toward ultra-low-power applications. To enable multi-Vth of NSFETs, several possible solutions are addressed: changing the Nch and the WF of TiN capping layer. The higher Nch enables lower off-state current while 50-nm-wide three-stacked NS decreases dc performance variations effectively. Changing the WF of TiN capping layer can extend Vth margins, but degrade DC performance as a trade-off. Nonetheless, 7-nm node NSFETs adopting these techniques have multi-Vth options to satisfy wide ranges from ultra-low-power to high-performance applications.
Page(s): 861 - 865
Date of Publication: 25 July 2018
Electronic ISSN: 2168-6734

Funding Agency:


References

References is not available for this document.