A High Throughput Hardware Accelerator for FFTW Codelets: A First Look | IEEE Conference Publication | IEEE Xplore

A High Throughput Hardware Accelerator for FFTW Codelets: A First Look


Abstract:

The Fast Fourier Transform (FFT) is a critical computation for numerous applications in science and engineering. Its implementation has been widely studied and optimized ...Show More

Abstract:

The Fast Fourier Transform (FFT) is a critical computation for numerous applications in science and engineering. Its implementation has been widely studied and optimized on various computing platforms, with the FFTW library becoming the standard interface in HPC. In this work, we propose hardware acceleration of the FFTW library by putting a software code let into hardware. The hardware is exposed to the user through an FFTW -compatible software library while actual computation takes place behind the scenes on a custom accelerator. To demonstrate a first look at this idea, we design a high throughput accelerator for FFTW twiddle codelets. The FFT hardware is automatically generated using SPIRAL and a test chip is fabricated in a TSMC 28nm process. We provide measured results of the test chip and discuss many opportunities for future work.
Date of Conference: 19-23 September 2022
Date Added to IEEE Xplore: 01 November 2022
ISBN Information:

ISSN Information:

Conference Location: Waltham, MA, USA

Contact IEEE to Subscribe

References

References is not available for this document.