Loading [MathJax]/extensions/MathMenu.js
VLSI design and architecture of a VC-Merge capable crossbar switch on MPLS over ATM | IEEE Conference Publication | IEEE Xplore

VLSI design and architecture of a VC-Merge capable crossbar switch on MPLS over ATM


Abstract:

Recently, as the Internet and its services grow rapidly, a new switching mechanism, MPLS, has been introduced by IETF. In this paper, we propose a scalable hardware archi...Show More

Abstract:

Recently, as the Internet and its services grow rapidly, a new switching mechanism, MPLS, has been introduced by IETF. In this paper, we propose a scalable hardware architecture of a high-speed crossbar switch capable of VC Merging in MPLS networks. A scheduler configuring the crossbar switch in input-queued fashion is designed and implemented. The switch has multiple queues at input ports. In the designed switch, there are eight VC-merge capable modules, one for each output port. The proposed architecture is modeled in VHDL, synthesized on SYNOPSYS, and fabricated using the SAMSUNG 0.5 /spl mu/m SOG process.
Date of Conference: 23-25 October 2001
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-7803-6677-8
Conference Location: Shanghai, China

Contact IEEE to Subscribe

References

References is not available for this document.