Loading [MathJax]/extensions/MathMenu.js
Reliability Characterization for Advanced DRAM using HK/MG + EUV Process Technology | IEEE Conference Publication | IEEE Xplore

Reliability Characterization for Advanced DRAM using HK/MG + EUV Process Technology


Abstract:

Extensive reliability characterization of advanced DRAM (with and without HK/MG) with EUV process technology is presented. The technology features buried-channel array tr...Show More

Abstract:

Extensive reliability characterization of advanced DRAM (with and without HK/MG) with EUV process technology is presented. The technology features buried-channel array transistor(BCAT), dual-poly gate core/periphery transistors, 4-metal layers with Cu/Al interconnects, embedded DRAM capacitor, and with 8, 12, 16Gb chips, enabling mobile LPDDRs, Graphic-DDR, HBM, and making up to 128-256GB DIMMs for server applications. FEOL and BEOL WLR reliability demonstrated showed well above 10 yrs, 125°C intrinsic performance and were also validated with long term months of stresses including 1000 hrs ofHTOL and> 6 months package level stresses. DIMMs were also tested with various workloads using server systems, for more than 1 yr, accurately validating the excellent reliability results that showed only few hundred ppms on 32-64GB DIMMs. Early fails can be further optimized by process defect control and test screens, such as burn-in. The DRAM memories are well in volume production.
Date of Conference: 11-16 December 2021
Date Added to IEEE Xplore: 09 March 2022
ISBN Information:

ISSN Information:

Conference Location: San Francisco, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.