Abstract:
In this paper, we study the interconnect layout optimization problem under a higher order resistance-inductance-capacitance model to optimize not only delay, but also wav...Show MoreMetadata
Abstract:
In this paper, we study the interconnect layout optimization problem under a higher order resistance-inductance-capacitance model to optimize not only delay, but also waveform for interconnects with nonmonotone signal response in the context of multichip-module global routing. We propose a unified approach that considers topology optimization and waveform optimization simultaneously. Using a new incremental moment-computation algorithm, we interleave topology construction with moment computation to facilitate accurate delay calculation and evaluation of waveform quality. Our algorithm considers a large class of routing topologies, ranging from shortest path Steiner trees to bounded-radius Steiner trees and Steiner routings. We construct a set of required arrival-time Steiner (RATS) trees, providing smooth tradeoffs among signal delay, waveform, and routing area. When combined with the MINOTAUR MCM global router (Cong and Madden, 1998), (Madden, 1998) that we have developed, the RATS-tree solutions prove to be effective in reducing overall routing congestion.
Published in: IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems ( Volume: 20, Issue: 12, December 2001)
DOI: 10.1109/43.969438
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- RLC Model ,
- Shortest Path ,
- Moment Estimation ,
- Topology Optimization ,
- Signal Waveform ,
- Signal Delay ,
- Signaling Routes ,
- Topological Classification ,
- Integration Of Signals ,
- Signal Quality ,
- Settling Time ,
- Subtree ,
- Manhattan Distance ,
- Tree Search ,
- Interconnected Structure ,
- Maximum Delay ,
- Order Moments ,
- Total Capacitance ,
- Breadth-first Search ,
- Central Rows ,
- Voltage Overshoot ,
- Transition Delay ,
- Congestion Level ,
- Critical Damping ,
- Routing Cost ,
- Topological Number ,
- Underdamped ,
- Response Waveforms ,
- Merge Operation ,
- Bottom-up Fashion
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- RLC Model ,
- Shortest Path ,
- Moment Estimation ,
- Topology Optimization ,
- Signal Waveform ,
- Signal Delay ,
- Signaling Routes ,
- Topological Classification ,
- Integration Of Signals ,
- Signal Quality ,
- Settling Time ,
- Subtree ,
- Manhattan Distance ,
- Tree Search ,
- Interconnected Structure ,
- Maximum Delay ,
- Order Moments ,
- Total Capacitance ,
- Breadth-first Search ,
- Central Rows ,
- Voltage Overshoot ,
- Transition Delay ,
- Congestion Level ,
- Critical Damping ,
- Routing Cost ,
- Topological Number ,
- Underdamped ,
- Response Waveforms ,
- Merge Operation ,
- Bottom-up Fashion