Loading [a11y]/accessibility-menu.js
Design of PCIe-Gigabit Ethernet High-speed Data Interaction System Based on FPGA | IEEE Conference Publication | IEEE Xplore

Design of PCIe-Gigabit Ethernet High-speed Data Interaction System Based on FPGA


Abstract:

In order to meet the high-speed and reliable data transmission requirements in high-speed signal acquisition and playback systems, a high-speed data interaction system ba...Show More

Abstract:

In order to meet the high-speed and reliable data transmission requirements in high-speed signal acquisition and playback systems, a high-speed data interaction system based on FPGA-based PCIe interface and Gigabit Ethernet interface is designed. The system combines the high-speed data transmission capabilities of PCIe interface and flexible port expansion capabilities of Gigabit Ethernet. It uses FPGA as the core controller and builds control logic based on the UDP protocol to realize data interaction between PCIe and Gigabit Ethernet. This article mainly introduces PCIe communication block, Gigabit Ethernet communication block and the specific implementation plan of the data transmission process, and proposes a bidirectional dislocation cache transceiver mechanism based on ping-pong operation to ensure the reliability of data transmission and increase the data transmission rate. The test result shows that the data conversion result of this design is accurate and reliable, and has obvious advantages in the transmission rate, which is close to the ideal value of 950Mb/s, which can be applied to various high-speed data transmission occasions.
Date of Conference: 22-24 January 2021
Date Added to IEEE Xplore: 27 April 2021
ISBN Information:
Conference Location: Shenyang, China

Contact IEEE to Subscribe

References

References is not available for this document.