Loading [MathJax]/extensions/MathZoom.js
Parallel digital architectures for high-speed adaptive DSSS receivers | IEEE Conference Publication | IEEE Xplore

Parallel digital architectures for high-speed adaptive DSSS receivers


Abstract:

DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates ...Show More

Abstract:

DSP-based implementations of receivers have many advantages over their analog counterparts including precise matched filtering and reconfigurability. As processing rates increase, more receiver functions are implemented digitally-the ultimate goal in this shift being all-digital receivers which sample at IF or RF. Practical limitations obviously occur when the processing rates fall behind sampling and symbol rates. We extend previous ideas for introducing parallelism into the receiver design. We describe a parallel, adaptive DSSS receiver in which individual processing units can potentially operate at rates below the symbol rate. The design is shown to have BERs equivalent to conventional designs.
Date of Conference: 29 October 2000 - 01 November 2000
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-7803-6514-3
Print ISSN: 1058-6393
Conference Location: Pacific Grove, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.