Loading [a11y]/accessibility-menu.js
A Single-Supply Buffer-Embedding SAR ADC with Skip-Reset having Inherent Chopping Capability | IEEE Conference Publication | IEEE Xplore

A Single-Supply Buffer-Embedding SAR ADC with Skip-Reset having Inherent Chopping Capability


Abstract:

This paper presents a power-efficient buffer-embedding successive approximation register (SAR) analog-to-digital converter (ADC) that utilizes a core power supply for the...Show More

Abstract:

This paper presents a power-efficient buffer-embedding successive approximation register (SAR) analog-to-digital converter (ADC) that utilizes a core power supply for the source-follower buffer, having a rail-to-rail signal swing owing to the capacitive level shifting bias scheme. In conjunction with 8x oversampling and the power-saving skip-reset technique that has the inherent chopping capability, the prototype 180nm CMOS 12b ADC operating at a 5.12 MS/s sampling rate achieved a 74.8 dB SNDR under a 1.5V supply voltage.
Date of Conference: 04-06 November 2019
Date Added to IEEE Xplore: 06 April 2020
ISBN Information:
Conference Location: Macau, Macao

Contact IEEE to Subscribe

References

References is not available for this document.