Abstract:
In this paper, a general verification architecture for DRAM memory controllers is proposed. The proposed verification architecture is based on universal verification meth...Show MoreMetadata
Abstract:
In this paper, a general verification architecture for DRAM memory controllers is proposed. The proposed verification architecture is based on universal verification methodology (UVM) which makes use of the common features between different DRAM memory controllers to generate common and configurable scoreboard, sequences, stimulus, different UVM components, payload and test-cases. The proposed verification architecture uses minimum number of macros, methods and classes. The proposed verification architecture provides high reusability for UVM tests.
Published in: 2018 New Generation of CAS (NGCAS)
Date of Conference: 20-23 November 2018
Date Added to IEEE Xplore: 13 December 2018
ISBN Information: