Loading [MathJax]/extensions/MathMenu.js
Constructing Effective UVM Testbench for DRAM Memory Controllers | IEEE Conference Publication | IEEE Xplore

Constructing Effective UVM Testbench for DRAM Memory Controllers


Abstract:

In this paper, a general verification architecture for DRAM memory controllers is proposed. The proposed verification architecture is based on universal verification meth...Show More

Abstract:

In this paper, a general verification architecture for DRAM memory controllers is proposed. The proposed verification architecture is based on universal verification methodology (UVM) which makes use of the common features between different DRAM memory controllers to generate common and configurable scoreboard, sequences, stimulus, different UVM components, payload and test-cases. The proposed verification architecture uses minimum number of macros, methods and classes. The proposed verification architecture provides high reusability for UVM tests.
Date of Conference: 20-23 November 2018
Date Added to IEEE Xplore: 13 December 2018
ISBN Information:
Conference Location: Valletta

Contact IEEE to Subscribe

References

References is not available for this document.