Abstract:
This research adopts the VHDL (Very high speed IC Hardware Description Language) design of a direct mapped cache controller for a pipelined MIPS (Microprocessor without I...Show MoreMetadata
Abstract:
This research adopts the VHDL (Very high speed IC Hardware Description Language) design of a direct mapped cache controller for a pipelined MIPS (Microprocessor without Interlocked Pipeline Stages) processor. In this design, the instruction cache and data cache are separated and located in the CPU (Central Processing Unit) core. Write back policy is used while no replacement algorithm is required. After completing the cache controller design, it is combined with a pipelined MIPS processor and used in programs execution. These designs are synthesized using (Xilinx ISE Design Suite 13.4) and simulated using (Xilinx ISim simulator).
Published in: 2013 International Conference on Electrical Communication, Computer, Power, and Control Engineering (ICECCPCE)
Date of Conference: 17-18 December 2013
Date Added to IEEE Xplore: 29 December 2014
ISBN Information:
University of Baghdad, Baghdad, Baghdad, IQ
University of Baghdad, Baghdad, Baghdad, IQ
University of Baghdad, Baghdad, Baghdad, IQ
University of Baghdad, Baghdad, Baghdad, IQ