Loading [a11y]/accessibility-menu.js
FLAG: a flexible layout generator for analog MOS transistors | IEEE Journals & Magazine | IEEE Xplore

FLAG: a flexible layout generator for analog MOS transistors


Abstract:

This paper describes a flexible MOS transistor layout generator which draws optimal layouts whatever the W and L dimensions. The drawing methodology is based on the use o...Show More

Abstract:

This paper describes a flexible MOS transistor layout generator which draws optimal layouts whatever the W and L dimensions. The drawing methodology is based on the use of small elementary parts, called bricks, which are placed side by side inside a user-specified boundary. The generated transistors may allow diffusion merging along whichever sides the user wishes and may have a global rectilinear shape. The internal structure of these cells may also be chosen by the designer so that it is well suited to his application. Transistors developed using this generator have been tested, and have been used to build a simple operational amplifier.
Published in: IEEE Journal of Solid-State Circuits ( Volume: 33, Issue: 6, June 1998)
Page(s): 896 - 903
Date of Publication: 30 June 1998

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.