Loading [MathJax]/extensions/MathMenu.js
Effect of threshold voltage implants on single-event error rates of D flip-flops in 28-nm bulk CMOS | IEEE Conference Publication | IEEE Xplore

Effect of threshold voltage implants on single-event error rates of D flip-flops in 28-nm bulk CMOS


Abstract:

To understand the effects of threshold voltage implants on soft-error rate of a D flip-flop, three different designs were created using low, standard, and high voltage th...Show More

Abstract:

To understand the effects of threshold voltage implants on soft-error rate of a D flip-flop, three different designs were created using low, standard, and high voltage threshold implants in a 28-nm bulk technology. Experimental results show that the error rate is nearly the same for the three D flip-flop designs. This work attributes small critical charge and process variations across the flip-flop arrays as the main cause for similar soft-error rate of the flip-flops regardless of the threshold voltage implant.
Date of Conference: 14-18 April 2013
Date Added to IEEE Xplore: 17 June 2013
ISBN Information:

ISSN Information:

Conference Location: Monterey, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.