Loading [MathJax]/extensions/MathMenu.js
Split-SAR ADCs: Improved Linearity With Power and Speed Optimization | IEEE Journals & Magazine | IEEE Xplore

Split-SAR ADCs: Improved Linearity With Power and Speed Optimization


Abstract:

This paper presents the linearity analysis of a successive approximation registers (SAR) analog-to-digital converters (ADC) with split DAC structure based on two switchin...Show More

Abstract:

This paper presents the linearity analysis of a successive approximation registers (SAR) analog-to-digital converters (ADC) with split DAC structure based on two switching methods: conventional charge-redistribution and Vcm-based switching. The static linearity performance, namely the integral nonlinearity and differential nonlinearity, as well as the parasitic effects of the split DAC, are analyzed hereunder. In addition, a code-randomized calibration technique is proposed to correct the conversion nonlinearity in the conventional SAR ADC, which is verified by behavioral simulations, as well as measured results. Performances of both switching methods are demonstrated in 90 nm CMOS. Measurement results of power, speed, and linearity clearly show the benefits of using Vcm-based switching.
Page(s): 372 - 383
Date of Publication: 14 February 2013

ISSN Information:

References is not available for this document.

References is not available for this document.

Contact IEEE to Subscribe

References

References is not available for this document.