Abstract:
This work presents a reconfigurable continuous-time (CT) ΔΣ analog-to-digital converter (ADC) using a digitally programmable gm-C array. The respective modulator is imple...Show MoreMetadata
Abstract:
This work presents a reconfigurable continuous-time (CT) ΔΣ analog-to-digital converter (ADC) using a digitally programmable gm-C array. The respective modulator is implemented in a field programmable analog array (FPAA) architecture with an additional operational amplifier as the first stage and a 1-bit quantizer. The hexagonal structure of the FPAA allows up to 7th order lowpass (LP) and up to 3rd order bandpass (BP) ΔΣ structures. At first, the system is implemented as a LTI-model in MATLAB. The feasibility of the proposed design is shown by simulations at transistor-level in TSMC 90 nm CMOS technology.
Date of Conference: 05-08 August 2012
Date Added to IEEE Xplore: 03 September 2012
ISBN Information: