Loading [MathJax]/extensions/MathMenu.js
Through-silicon-via technology for 3D integration | IEEE Conference Publication | IEEE Xplore

Through-silicon-via technology for 3D integration


Abstract:

Major efforts are currently underway throughout the IC industry to develop the capability to integrate device chips by stacking them vertically and using through-silicon ...Show More

Abstract:

Major efforts are currently underway throughout the IC industry to develop the capability to integrate device chips by stacking them vertically and using through-silicon vias (TSVs). The resulting interconnect density, bandwidth, and compactness achievable by TSV technology exceed what is currently possible by other packaging approaches. Market-driven applications of TSV involving memory include multi-chip high-performance DRAM, integration of memory and logic functions for enhanced video on handheld devices, and stacked NAND flash for solid-state drives. High-volume commercial implementation of 3D TSV is imminent but faced by special challenges of design, fabrication, bonding, test, reliability, know-good die, standards, logistics, and overall cost. The main focus of this paper is the unit-process and process-integration technology required for TSV fabrication at the wafer level: deep silicon etching, dielectric via isolation, metallization, metal fill, and chemical-mechanical polishing.
Date of Conference: 16-19 May 2010
Date Added to IEEE Xplore: 17 June 2010
ISBN Information:

ISSN Information:

Conference Location: Seoul, Korea (South)

Contact IEEE to Subscribe