Loading [MathJax]/extensions/MathMenu.js
Instruction scheduling for a superscalar architecture | IEEE Conference Publication | IEEE Xplore

Instruction scheduling for a superscalar architecture


Abstract:

It is increasingly accepted that superscalar processors can only achieve their full performance potential through compile-time instruction scheduling. The paper presents ...Show More

Abstract:

It is increasingly accepted that superscalar processors can only achieve their full performance potential through compile-time instruction scheduling. The paper presents preliminary performance results using a conditional group scheduler which targets the HSA processor model developed at the University of Hertfordshire. In particular, we show that guarded instruction execution improves performance by allowing the processor to squash instructions in the instruction buffer before they are issued to functional units and enables the scheduler to delete a significant number of branch instructions.
Date of Conference: 02-05 September 1996
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-8186-7487-3
Print ISSN: 1089-6503
Conference Location: Prague, Czech Republic

Contact IEEE to Subscribe

References

References is not available for this document.