Abstract:
We report for the first time that extreme EOT scaling and low n/p VTHs can be achieved simultaneously. Underlying mechanisms that enable EOT scaling and EWF tuning are ex...Show MoreMetadata
Abstract:
We report for the first time that extreme EOT scaling and low n/p VTHs can be achieved simultaneously. Underlying mechanisms that enable EOT scaling and EWF tuning are explained and the fundamental device parameters including reliability of the extremely scaled devices are discussed. Record low gate leakage, appropriately low VTHs and competitive carrier mobilities in this work demonstrate the gate stack technology that is consistent with the sub-22 nm node requirements.
Published in: 2009 Symposium on VLSI Technology
Date of Conference: 15-17 June 2009
Date Added to IEEE Xplore: 11 August 2009
Print ISBN:978-1-4244-3308-7
ISSN Information:
Conference Location: Kyoto, Japan