Loading [a11y]/accessibility-menu.js
Dynamic power analysis for custom designs | IEEE Conference Publication | IEEE Xplore

Dynamic power analysis for custom designs


Abstract:

This work uses switch-level Verilog to simulate entire benchmarks using transistor level schematics and post-layout capacitance extraction. By translating a schematic net...Show More

Abstract:

This work uses switch-level Verilog to simulate entire benchmarks using transistor level schematics and post-layout capacitance extraction. By translating a schematic netlist into a transistor level Verilog netlist, thousands of benchmark cycles can be simulated in minutes or hours compared with only tens of cycles using a fast spice simulator. This difference in simulation speed enables simulating an entire benchmark instead of trying to guess what a good spice simulation window is. This flow has been used extensively for power estimation and optimization of custom-based cache designs integrated into Qualcomm's 45 nm low power DSPs.
Date of Conference: 18-20 May 2009
Date Added to IEEE Xplore: 17 July 2009
ISBN Information:
Print ISSN: 2381-3555
Conference Location: Austin, TX, USA

Contact IEEE to Subscribe

References

References is not available for this document.