Abstract:
A new methodology for multiple-output functions synthesis at transistor level is presented. The final network produces the defined output values by creating a set of conn...Show MoreMetadata
Abstract:
A new methodology for multiple-output functions synthesis at transistor level is presented. The final network produces the defined output values by creating a set of connections among source, ground and output nodes not necessarily implementing specific subcircuits constituting each single function. Area minimization and timing constraints are figures of merit for the quality of the proposed solution. Application results for a set of randomly generated functions are also reported.
Date of Conference: 04-07 January 1995
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-8186-6905-5
Print ISSN: 1063-9667