Abstract:
This paper presents an innovative method for inserting test points in the circuit-under-test to obtain complete fault coverage for a specified set of test patterns. Rathe...Show MoreMetadata
First Page of the Article

Abstract:
This paper presents an innovative method for inserting test points in the circuit-under-test to obtain complete fault coverage for a specified set of test patterns. Rather than using probabilistic techniques for test point placement, a path tracing procedure is used to place both control and observation points. Rather than adding extra scan elements to drive the control points, a few of the existing primary inputs to the circuit are ANDed together to form signals that drive the control points. By selecting which patterns the control point is activated for, the effectiveness of each control point is maximized. A comparison is made with the best previously published results for other test point insertion methods, and it is shown that the proposed method requires fewer test points and less overhead to achieve the same or better fault coverage.
Published in: Proceedings of 14th VLSI Test Symposium
Date of Conference: 28 April 1996 - 01 May 1996
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-8186-7304-4
Print ISSN: 1093-0167
First Page of the Article
