Loading [MathJax]/extensions/MathMenu.js
Measurement of power supply noise tolerance of self-timed processor | IEEE Conference Publication | IEEE Xplore

Measurement of power supply noise tolerance of self-timed processor


Abstract:

We have compared the power supply noise tolerance of a synchronous processor and a self-timed processor fabricated using 0.18mum CMOS. We have designed the self-timed pro...Show More

Abstract:

We have compared the power supply noise tolerance of a synchronous processor and a self-timed processor fabricated using 0.18mum CMOS. We have designed the self-timed processor using the same RTL as the synchronous processor, and translated it into a netlist with DCVSL circuits and completion logic trees. We have demonstrated the synchronous processor shows an error rate of 9.3% for the worst power supply noise in case of 10% timing margin design. On the other hand, the self-timed processor shows 40% speed degradation, but no error, for the same power supply noise.
Date of Conference: 15-17 April 2009
Date Added to IEEE Xplore: 29 May 2009
ISBN Information:
Conference Location: Liberec, Czech Republic

Contact IEEE to Subscribe

References

References is not available for this document.