Abstract:
An approach for interprocessor interconnection is described in which communication between the processor nodes involves writing into and reading from a common memory area...Show MoreMetadata
Abstract:
An approach for interprocessor interconnection is described in which communication between the processor nodes involves writing into and reading from a common memory area. The communicating processors do not have to contend for a common bus as in the case of shared-memory systems, since they have independent access to the common memory units shared between them. Only the memory access time of the processors limits the communication speed. Processor-to-processor communication does not use intermediate buffers, input/output ports, or DMAs. The example of a three-dimensional cube is used to illustrate the advantages of this scheme. The implementation of the interprocessor communication scheme on a 64-node cube configuration is discussed.<>
Published in: IEEE Micro ( Volume: 9, Issue: 5, October 1989)
DOI: 10.1109/40.45822
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Communication Channels ,
- Modularity ,
- Control Network ,
- Source Node ,
- Specific Communication ,
- Collision Detection ,
- Common Unit ,
- Destination Node ,
- Processing Nodes ,
- Communication Scheme ,
- Advantages Of Scheme ,
- Coprocessor ,
- Data Rate ,
- Center For Control ,
- Transfer Rate ,
- Lower Half ,
- Upper Half ,
- Common Space ,
- Hamming Distance ,
- Individual Nodes ,
- 3D Cube ,
- Memory Transfer ,
- Department Of Computer Science ,
- Memory Space ,
- Communication Path ,
- Portion Of Space
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Communication Channels ,
- Modularity ,
- Control Network ,
- Source Node ,
- Specific Communication ,
- Collision Detection ,
- Common Unit ,
- Destination Node ,
- Processing Nodes ,
- Communication Scheme ,
- Advantages Of Scheme ,
- Coprocessor ,
- Data Rate ,
- Center For Control ,
- Transfer Rate ,
- Lower Half ,
- Upper Half ,
- Common Space ,
- Hamming Distance ,
- Individual Nodes ,
- 3D Cube ,
- Memory Transfer ,
- Department Of Computer Science ,
- Memory Space ,
- Communication Path ,
- Portion Of Space