Built-in jitter measurement methodology for spread-spectrum clock generators | IEEE Conference Publication | IEEE Xplore

Built-in jitter measurement methodology for spread-spectrum clock generators


Abstract:

In this paper, a built-in-self-test methodology for measuring frequency deviation and jitter of spread-spectrum clock generators is presented. It utilizes a phase detecto...Show More

Abstract:

In this paper, a built-in-self-test methodology for measuring frequency deviation and jitter of spread-spectrum clock generators is presented. It utilizes a phase detector to detect the clock phase of spread spectrum clock (SSC) and then measure the jitter by filtering out the low frequency component of the clock phase. Frequency of spread-spectrum clock can also be obtained by filtering out the high frequency component of the signal. The methodology is analyzed and verified with chip implementation and measurement. As an all digital design, the hardware overhead is very low.
Date of Conference: 23-25 April 2008
Date Added to IEEE Xplore: 13 June 2008
ISBN Information:
Conference Location: Hsinchu, Taiwan
No metrics found for this document.

No metrics found for this document.
Contact IEEE to Subscribe

References

References is not available for this document.