Loading [MathJax]/extensions/MathMenu.js
Modified SDF Architecture for Mixed DIF/DIT FFT | IEEE Conference Publication | IEEE Xplore

Modified SDF Architecture for Mixed DIF/DIT FFT


Abstract:

In this paper, we propose the modified Single-path Delay Feedback (SDF) architecture for FFT implementation, which implements a mixed Decimation-in-Frequency (DIF) / Deci...Show More

Abstract:

In this paper, we propose the modified Single-path Delay Feedback (SDF) architecture for FFT implementation, which implements a mixed Decimation-in-Frequency (DIF) / Decimation-in-Time (DIT) FFT algorithm. Since final stage is computed as DIT FFT algorithm and other stages including input stage are computed as DIF FFT algorithm, both input and output data occur in normal order and additional clocks for reordering input or output is not required. This architecture is applied to a 64-point FFT and compared to the Radix-4 DIF SDF and Radix-4 Multi-path Delay Commutator (MDC) architecture in the context of throughput, latency and hardware complexity. As a result, the proposed architecture has a much lower hardware complexity as compared to the Radix-4 MDC while maintaining the same throughput and latency, and it achieves a significantly lower latency compared to the original Radix-4 SDF architecture with reasonable hardware complexity increment.
Date of Conference: 27-30 May 2007
Date Added to IEEE Xplore: 25 June 2007
ISBN Information:

ISSN Information:

Conference Location: New Orleans, LA, USA

Contact IEEE to Subscribe

References

References is not available for this document.