Loading [MathJax]/extensions/MathMenu.js
NoC Design and Implementation in 65nm Technology | IEEE Conference Publication | IEEE Xplore

NoC Design and Implementation in 65nm Technology


Abstract:

As embedded computing evolves towards ever more powerful architectures, the challenge of properly interconnecting large numbers of on-chip computation blocks is becoming ...Show More

Abstract:

As embedded computing evolves towards ever more powerful architectures, the challenge of properly interconnecting large numbers of on-chip computation blocks is becoming prominent. Networks-on-chip (NoCs) have been proposed as a scalable solution to both physical design issues and increasing bandwidth demands. However, this claim has not been fully validated yet, since the design properties and tradeoffs of NoCs have not been studied in detail below the 100 nm threshold. This work is aimed at shedding light on the opportunities and challenges, both expected and unexpected, of NoC design in nanometer CMOS. We present fully working 65 nm NoC designs, a complete NoC synthesis flow and detailed scalability analysis
Date of Conference: 07-09 May 2007
Date Added to IEEE Xplore: 21 May 2007
Print ISBN:0-7695-2773-6
Conference Location: Princeton, NJ, USA

Contact IEEE to Subscribe

References

References is not available for this document.