Abstract:
Simulation based yield optimization is becoming an important solution for increasing robustness of analog IP blocks. This paper describes the yield optimization of a powe...Show MoreMetadata
Abstract:
Simulation based yield optimization is becoming an important solution for increasing robustness of analog IP blocks. This paper describes the yield optimization of a power-on reset cell as part of an analog IP library. Yield analysis of the initial design is performed and sensitivities with respect to process parameters are determined by Monte Carlo simulation. The input parameters used for the Monte Carlo simulation describe global and local variations of the semiconductor devices. The results of the yield analysis are used to determine a shift of production parameters enabling a yield enhancement of the initial design. A re-design using simulation-based design centering is performed resulting in a significant yield increase in consideration of the operating conditions. The optimization is based on an algorithm maximizing the worst-case-distance (sigma to target). The simulation results on improved production yield are verified by electrical test at wafer level for varying process conditions
Published in: IEEE Custom Integrated Circuits Conference 2006
Date of Conference: 10-13 September 2006
Date Added to IEEE Xplore: 26 February 2007
ISBN Information: