Archlog: High-Level Synthesis of Reconfigurable Multiprocessors for Logic Programming | IEEE Conference Publication | IEEE Xplore

Archlog: High-Level Synthesis of Reconfigurable Multiprocessors for Logic Programming


Abstract:

This paper presents Archlog, a language and framework for designing multiprocessor architectures in the logic programming domain. Our goal is to enable application develo...Show More

Abstract:

This paper presents Archlog, a language and framework for designing multiprocessor architectures in the logic programming domain. Our goal is to enable application developers in areas such as machine learning and cognitive robotics to produce high-performance designs for reconflgurable devices, without detailed knowledge of hardware development. The Archlog framework provides a high level of abstraction, enabling rapid system generation while supporting high performance. In this paper we present the Archlog language and its library-based compilation framework, which makes use of a customisable logic programming processor. The system generates multiple designs, with different trade-offs in the use of reconfigurable logic and embedded memories. An implementation of a multiprocessor for the machine learning system Progol on a 40MHz XC2V6000 FPGA is 10 times faster than a 2GHz Pentium 4 processor
Date of Conference: 28-30 August 2006
Date Added to IEEE Xplore: 16 April 2007
Print ISBN:1-4244-0312-X

ISSN Information:

Conference Location: Madrid, Spain

Contact IEEE to Subscribe

References

References is not available for this document.