Loading [MathJax]/extensions/MathMenu.js
Design of transport triggered architectures | IEEE Conference Publication | IEEE Xplore

Design of transport triggered architectures


Abstract:

Transport triggered architectures (TTAs) form a superclass of traditional very large instruction word (VLIW) architectures, in the sense that they not only exploit operat...Show More

Abstract:

Transport triggered architectures (TTAs) form a superclass of traditional very large instruction word (VLIW) architectures, in the sense that they not only exploit operation style parallelism, but also the parallelism available at data transport level. This is possible by making all transports visible to the compiler. The main advantages of transport triggered architectures are simplicity and flexibility, allowing short processor cycle times and a quick (application specific) processor design. Transport triggered architectures also have certain advantages with respect to scheduling freedom and transport utilization. The paper discusses the concept of transport triggering and its corresponding advantages. It further concentrates on a prototype VLSI implementation in a 1.6 /spl mu/ Sea of Gates technology, called MOVE32INT, which demonstrates the feasibility of transport triggering. Finally it explores the automatic generation of arbitrary TTAs.<>
Date of Conference: 04-05 March 1994
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-8186-5610-7
Conference Location: Notre Dame, IN, USA

Contact IEEE to Subscribe

References

References is not available for this document.