Proteus: a reconfigurable computational network for computer vision | IEEE Conference Publication | IEEE Xplore

Proteus: a reconfigurable computational network for computer vision


Abstract:

The Proteus architecture is a highly parallel MIMD, multiple instruction, multiple-data machine, optimized for large granularity tasks such as machine vision and image pr...Show More

Abstract:

The Proteus architecture is a highly parallel MIMD, multiple instruction, multiple-data machine, optimized for large granularity tasks such as machine vision and image processing. The system can achieve 20 Giga-flops (80 Giga-flops peak). It accepts data via multiple serial links at a rate of up to 640 megabytes/second. The system employs a hierarchical reconfigurable interconnection network with the highest level being a circuit switched Enhanced Hypercube serial interconnection network for internal data transfers. The system is designed to use 256 to 1024 RISC processors. The processors use one megabyte external Read/Write Allocating Caches for reduced multiprocessor contention. The system detects, locates, and replaces faulty subsystems using redundant hardware to facilitate fault tolerance.<>
Date of Conference: 30 August 1992 - 03 September 1992
Date Added to IEEE Xplore: 06 August 2002
Print ISBN:0-8186-2925-8
Conference Location: The Hague, Netherlands

Contact IEEE to Subscribe

References

References is not available for this document.