A Segmented Digital Pulse Width Modulator with Self-Calibration for Low-Power SMPS | IEEE Conference Publication | IEEE Xplore

A Segmented Digital Pulse Width Modulator with Self-Calibration for Low-Power SMPS


Abstract:

The next-generation, digitally controlled DC-DC converters require a high frequency, high resolution, low power and area efficient digital pulse width modulator (DPWM). T...Show More

Abstract:

The next-generation, digitally controlled DC-DC converters require a high frequency, high resolution, low power and area efficient digital pulse width modulator (DPWM). This paper introduces a self-calibrated segmented DPWM that uses a delay-locked loop to calibrate adjacent delay segments. An 8-bit prototype designed in a 0.13-μm CMOS process operates at a switching frequency of 11.6 MHz, draws 190μA from a 1.2 V supply and occupies only 0.0075 mm2.
Date of Conference: 19-21 December 2005
Date Added to IEEE Xplore: 19 June 2006
Print ISBN:0-7803-9339-2
Conference Location: Hong Kong, China
References is not available for this document.

References is not available for this document.

Contact IEEE to Subscribe

References

References is not available for this document.