Effect of shallow trench isolation induced stress on CMOS transistor mismatch | IEEE Conference Publication | IEEE Xplore

Effect of shallow trench isolation induced stress on CMOS transistor mismatch


Abstract:

Mechanical compressive stress induced by shallow trench isolation (STI) and transistor mismatch is the two important effects that we should take into account when scaling...Show More

Abstract:

Mechanical compressive stress induced by shallow trench isolation (STI) and transistor mismatch is the two important effects that we should take into account when scaling down CMOS transistors. In this paper, we study the relationship between these two effects. Our finding shows that STI induced stress effect improve NMOS Id matching but degrade PMOS Id matching. These effects become more obvious for small size transistors. The STI stress effect has no significant effect on V/sub t/ mismatch.
Date of Conference: 07-09 December 2004
Date Added to IEEE Xplore: 18 April 2006
Print ISBN:0-7803-8658-2
Conference Location: Kuala Lumpur, Malaysia

Contact IEEE to Subscribe

References

References is not available for this document.