Arithmetic Test Strategy for FFT Processor | IEEE Conference Publication | IEEE Xplore

Arithmetic Test Strategy for FFT Processor


Abstract:

For Fast Fourier Transform (FFT) processors, this paper presents a novel pseudo-exhaustive test strategy, in which adders in FFT processor generate all the test patterns....Show More

Abstract:

For Fast Fourier Transform (FFT) processors, this paper presents a novel pseudo-exhaustive test strategy, in which adders in FFT processor generate all the test patterns. The scheme can detect all combinational faults within every basic building cell of FFT processors. Because of the reuse of some building blocks such as adders and registers existing in FFT processor, and the regularity of the circuit structure, the test scheme can be implemented at-speed and in parallel without performance degradation and additional hardware overhead, and with minimal additional area overhead..
Date of Conference: 18-21 December 2005
Date Added to IEEE Xplore: 16 January 2006
Print ISBN:0-7695-2481-8

ISSN Information:

Conference Location: Calcutta, India

Contact IEEE to Subscribe

References

References is not available for this document.