Loading [MathJax]/extensions/MathMenu.js
Simulation of the effects of timing jitter in track-and-hold and sample-and-hold circuits | IEEE Conference Publication | IEEE Xplore

Simulation of the effects of timing jitter in track-and-hold and sample-and-hold circuits


Abstract:

In this paper, we analyze the effect of jitter in track and hold circuits. The output spectrum is obtained in terms of the system function of the track and hold. It is a ...Show More

Abstract:

In this paper, we analyze the effect of jitter in track and hold circuits. The output spectrum is obtained in terms of the system function of the track and hold. It is a fairly general model in which the effect of input as well as clock jitter can be included. The clock can have an arbitrary duty cycle, so that the circuit could also approximate a sample and hold. Using this model, it is possible to simulate the effects of jitter in a track and hold using a standard circuit simulator. Three cases are analyzed - long term jitter, correlated jitter with exponential autocorrelation and white noise jitter. These results are verified using Monte Carlo simulations.
Date of Conference: 13-17 June 2005
Date Added to IEEE Xplore: 26 September 2005
Print ISBN:1-59593-058-2
Print ISSN: 0738-100X
Conference Location: Anaheim, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.