Loading [MathJax]/extensions/MathMenu.js
A double layer metal CHMOS III technology | IEEE Conference Publication | IEEE Xplore

A double layer metal CHMOS III technology


Abstract:

A high-performance CMOS technology (CHMOS III) utilizing 1.5 micron lithorgraphy, p-well processing, and two layers of metal has been developed. Transistor performance is...Show More

Abstract:

A high-performance CMOS technology (CHMOS III) utilizing 1.5 micron lithorgraphy, p-well processing, and two layers of metal has been developed. Transistor performance is obtained using 250 angstrom gate oxide and 1.0 micron typical electrical channel lengths for gate delays of less than 250 picoseconds. Transistor reliability is insured using a lightly doped drain (LDD) feature and latch up sensitivity is minimized at high layout density by using epitaxial silicon on an N+ substrate. Both high speed and low power capabilities of the technology have been demonstrated by the successful fabrication of two 16K SRAMs. The technology is ideally suited for VLSI random logic design and will be used for next generation 32 bit micro-processor production.
Date of Conference: 09-12 December 1984
Date Added to IEEE Xplore: 09 August 2005
Conference Location: San Francisco, CA, USA
Related Articles are not available for this document.

Contact IEEE to Subscribe

References

References is not available for this document.