Abstract:
System-on-chip (SoC) designs suffer from the growing global interconnect delay as device density and chip area increase. Three-dimensional integrated circuits (3D ICs) ha...Show MoreMetadata
Abstract:
System-on-chip (SoC) designs suffer from the growing global interconnect delay as device density and chip area increase. Three-dimensional integrated circuits (3D ICs) have been proposed as a way to reduce global wire length. Despite this key advantage of 3D ICs, 3D designs must effectively address two critical issues: heat dissipation and manufacturing cost. In this paper, we propose a new methodology that explores the trade-off between performance and cost of a SoC design, while keeping maximum on-chip temperature at an acceptable level. We analyze the performance of two multimedia systems and describe the implications of scaling SoC designs to 3D.
Date of Conference: 23-26 May 2005
Date Added to IEEE Xplore: 25 July 2005
Print ISBN:0-7803-8834-8
ISSN Information:
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Maximum Temperature ,
- Heat Dissipation ,
- Manufacturing Cost ,
- Upper Layer ,
- Increase In Costs ,
- Graphics Processing Unit ,
- Thermal Resistance ,
- Simulated Annealing ,
- Design Space ,
- Silicon Substrate ,
- Penalty Function ,
- Device Layer ,
- Critical Path ,
- Effective Thermal Conductivity ,
- Silicon-on-insulator ,
- Technology Node ,
- Delay Reduction ,
- Flow Graph ,
- Multimedia Applications ,
- Temperature Constraints
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Maximum Temperature ,
- Heat Dissipation ,
- Manufacturing Cost ,
- Upper Layer ,
- Increase In Costs ,
- Graphics Processing Unit ,
- Thermal Resistance ,
- Simulated Annealing ,
- Design Space ,
- Silicon Substrate ,
- Penalty Function ,
- Device Layer ,
- Critical Path ,
- Effective Thermal Conductivity ,
- Silicon-on-insulator ,
- Technology Node ,
- Delay Reduction ,
- Flow Graph ,
- Multimedia Applications ,
- Temperature Constraints