Loading [MathJax]/extensions/MathMenu.js
Evaluation of the impact of layout on device and analog circuit performance with lateral asymmetric channel MOSFETs | IEEE Journals & Magazine | IEEE Xplore

Evaluation of the impact of layout on device and analog circuit performance with lateral asymmetric channel MOSFETs


Abstract:

Lateral asymmetric channel (LAC) or single halo devices have been reported to exhibit excellent short channel behavior in the sub-100-nm regime. In this paper, we have qu...Show More

Abstract:

Lateral asymmetric channel (LAC) or single halo devices have been reported to exhibit excellent short channel behavior in the sub-100-nm regime. In this paper, we have quantified the performance degradation in LAC devices due to fingered layouts. Our mixed-mode two-dimensional simulation results show that though the fingered layout of the device limits the performance of these MOSFETs, they still show superior performance over the conventional devices in the sub-100-nm channel length regime. We also present the simulation results of a two-stage operational amplifier with LAC and conventional devices using a 0.13-/spl mu/m technology with the help of look-up table simulations. Our results show that for the given design specifications, an OPAMP layout with conventional devices occupies 18% more chip area compared to the LAC device.
Published in: IEEE Transactions on Electron Devices ( Volume: 52, Issue: 7, July 2005)
Page(s): 1603 - 1609
Date of Publication: 27 June 2005

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.