3D stacked flip chip packaging with through silicon vias and copper plating or conductive adhesive filling | IEEE Conference Publication | IEEE Xplore

3D stacked flip chip packaging with through silicon vias and copper plating or conductive adhesive filling


Abstract:

Three dimensional packaging is emerging as the solution for microelectronics development toward system on chip (SOC) and system in package (SIP). 3D flip chip structures ...Show More

Abstract:

Three dimensional packaging is emerging as the solution for microelectronics development toward system on chip (SOC) and system in package (SIP). 3D flip chip structures with through silicon vias (TSVs) have very good potential for the implementation of 3D packaging. In this study, a prototype of 3D stacked flip chip packaging with TSVs is designed and fabricated. Fundamental techniques for this prototype fabrication are studied and discussed in detail. The formation of TSVs is by the deep reactive ion etching (DRIE) process and the plugging of TSVs may be done by either copper plating or conductive adhesive dispensing. In addition to the conceptual design, all wafer level processes are described and the subsequent die stacking assembly is also presented in this paper.
Date of Conference: 31 May 2005 - 03 June 2005
Date Added to IEEE Xplore: 20 June 2005
Print ISBN:0-7803-8907-7

ISSN Information:

Conference Location: Lake Buena Vista, FL, USA

Contact IEEE to Subscribe

References

References is not available for this document.