Integrating cache coherence protocols for heterogeneous multiprocessor system. Part 2 | IEEE Journals & Magazine | IEEE Xplore
Scheduled Maintenance: On Monday, 30 June, IEEE Xplore will undergo scheduled maintenance from 1:00-2:00 PM ET (1800-1900 UTC).
On Tuesday, 1 July, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (1800-2200 UTC).
During these times, there may be intermittent impact on performance. We apologize for any inconvenience.

Integrating cache coherence protocols for heterogeneous multiprocessor system. Part 2


Abstract:

In this second part of this two-part article, we present two examples of integrating heterogeneous processors and show the limitation of integrating processors without na...Show More

Abstract:

In this second part of this two-part article, we present two examples of integrating heterogeneous processors and show the limitation of integrating processors without native support for cache coherence. Finally, we discuss the Verilog simulation results of applying our techniques to actual heterogeneous multiprocessor platforms. Experiments with actual heterogeneous multiprocessor platforms on a shared-bus measure the effectiveness of two cache coherence techniques. This integration approach, snoop-hit buffer, and the accompanying region-based cache coherence approach yield significant speedups compared to a pure software solution.
Published in: IEEE Micro ( Volume: 24, Issue: 5, Sept.-Oct. 2004)
Page(s): 70 - 78
Date of Publication: 08 November 2004

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.