Experimental measurements and extraction of the silicide/silicon interface resistance for designing high performance MOS transistor | IEEE Conference Publication | IEEE Xplore

Scheduled Maintenance: On Tuesday, May 20, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (6:00-10:00 PM UTC). During this time, there may be intermittent impact on performance. We apologize for any inconvenience.

Experimental measurements and extraction of the silicide/silicon interface resistance for designing high performance MOS transistor


Abstract:

The interface resistance between cobalt salicide and silicon has been investigated from the viewpoint of its effects on the performance of dual gate CMOSFETs. With a very...Show More

Abstract:

The interface resistance between cobalt salicide and silicon has been investigated from the viewpoint of its effects on the performance of dual gate CMOSFETs. With a very simple structure, including some salicidation-blocking regions at the cobalt-salicided silicon resistor bar pattern, the interface resistances could be extracted for various process conditions. The performance of the transistor for each process condition was well correlated with the extracted interface resistance. From the relationship between the interface resistance and the transistor performance, we could optimise the cobalt salicidation process for high performance MOSFETs.
Date of Conference: 22-25 March 2004
Date Added to IEEE Xplore: 06 July 2004
Print ISBN:0-7803-8262-5
Conference Location: Awaji, Japan

Contact IEEE to Subscribe

References

References is not available for this document.