Design and measurements of test element group wafer thinned to 10 /spl mu/m for 3D system in package | IEEE Conference Publication | IEEE Xplore

Scheduled Maintenance: On Tuesday, May 20, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (6:00-10:00 PM UTC). During this time, there may be intermittent impact on performance. We apologize for any inconvenience.

Design and measurements of test element group wafer thinned to 10 /spl mu/m for 3D system in package


Abstract:

We designed and measured test element group wafers thinned to 10 /spl mu/m for 3D system in package. The n-well p-Si diodes in 10 /spl mu/m thick wafer showed increasing ...Show More

Abstract:

We designed and measured test element group wafers thinned to 10 /spl mu/m for 3D system in package. The n-well p-Si diodes in 10 /spl mu/m thick wafer showed increasing of the reverse saturation current in comparison to the currents in 20 /spl mu/m, 30 /spl mu/m or 640 /spl mu/m thick wafer. While the pMOSFETs and nMOSFETs in 10 /spl mu/m thick wafer showed no degradation of mobility, sub-threshold swing and threshold voltage. Defects might be induced by mechanical stress during wafer back grinding process near wafer back side, within a few micron-meters from the wafer back surface.
Date of Conference: 22-25 March 2004
Date Added to IEEE Xplore: 06 July 2004
Print ISBN:0-7803-8262-5
Conference Location: Awaji, Japan

Contact IEEE to Subscribe

References

References is not available for this document.