Bolstering faith in GasP circuits through formal verification | IEEE Conference Publication | IEEE Xplore

Bolstering faith in GasP circuits through formal verification


Abstract:

We propose a refinement-based technique to formally verify circuits of the GasP family. Verifying GasP circuits presents two main challenges: exploit their highly modular...Show More

Abstract:

We propose a refinement-based technique to formally verify circuits of the GasP family. Verifying GasP circuits presents two main challenges: exploit their highly modular structure to reduce verification costs, and express formally their unconventional behavior at the low level, such as bidirectional signals, self-resetting logic, and fights. We propose a novel semi-automated technique for constructing specification models for interfaces of GasP circuit control units, which synchronize single-track handshake signals from different channels. These specifications are captured at a high level using abridged data transition events and transformed into intermediate specifications using low-level signal transition events. High-level verifications using data transition events are exact if each unit conforms to its intermediate specification. As a case study, we verify that a set of relative timing constraints inside the units and along channels between units, consistent with the original sizing of the circuits, is sufficient to guarantee correctness of a previously proposed square FIFO.
Date of Conference: 19-23 April 2004
Date Added to IEEE Xplore: 18 May 2004
Print ISBN:0-7695-2133-9
Print ISSN: 1522-8681
Conference Location: Crete, Greece

Contact IEEE to Subscribe

References

References is not available for this document.