Timing optimization of FPGA placements by logic replication | IEEE Conference Publication | IEEE Xplore

Timing optimization of FPGA placements by logic replication


Abstract:

Logic replication for placement level timing optimization is studied in the context of FPGAs. We make the observation that critical paths are dominated by interconnect de...Show More

Abstract:

Logic replication for placement level timing optimization is studied in the context of FPGAs. We make the observation that critical paths are dominated by interconnect delay and are frequently highly circuitous. We propose a systematic replication technique to "straighten" such paths. The resulting algorithm has several components: cell selection, slot selection for a duplicate cell, fanout partitioning and placement legalization. This algorithm is described and promising preliminary experimental results are reported with up to 29% improvement in critical path delay.
Date of Conference: 02-06 June 2003
Date Added to IEEE Xplore: 11 August 2003
Print ISBN:1-58113-688-9
Conference Location: Anaheim, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.