HOLMES: capturing the yield-optimized design space boundaries of analog and RF integrated circuits | IEEE Conference Publication | IEEE Xplore
Scheduled Maintenance: On Tuesday, 8 April, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (1800-2200 UTC). During this time, there may be intermittent impact on performance. We apologize for any inconvenience.

HOLMES: capturing the yield-optimized design space boundaries of analog and RF integrated circuits


Abstract:

A novel methodology is presented to structured yield-aware synthesis. The trade-off between yield and the unspecified performances is explored along the design space boun...Show More

Abstract:

A novel methodology is presented to structured yield-aware synthesis. The trade-off between yield and the unspecified performances is explored along the design space boundaries, while respecting specifications on the other performances. Through the unique combination of multi-objective evolutionary optimization techniques, multi-variate regression modeling and sensitivity-based yield estimation, the designer is given access to this trade-off, all within transistor-level accuracy. Even more, a large reduction in required computer resources is obtained compared to alternative approaches.
Date of Conference: 07-07 March 2003
Date Added to IEEE Xplore: 19 December 2003
Print ISBN:0-7695-1870-2
Print ISSN: 1530-1591
Conference Location: Munich, Germany
ESAT/MICAS, Leuven, Belgium
ESAT/MICAS, Leuven, Belgium

ESAT/MICAS, Leuven, Belgium
ESAT/MICAS, Leuven, Belgium

Contact IEEE to Subscribe

References

References is not available for this document.