Abstract:
Using a level-oriented model for verification of asynchronous circuits helps users to easily construct formal models with high readability or to naturally model datapath ...Show MoreMetadata
Abstract:
Using a level-oriented model for verification of asynchronous circuits helps users to easily construct formal models with high readability or to naturally model datapath circuits. On the other hand, in order to use such a model on large circuits, techniques to avoid the state explosion problem must be developed. This paper first introduces a level-oriented formal model based on time Petri nets, and then proposes its partial order reduction algorithm that prunes unnecessary state generation while guaranteeing the correctness of the verification.
Date of Conference: 16-18 December 2002
Date Added to IEEE Xplore: 20 March 2003
Print ISBN:0-7695-1852-4
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Model Verification ,
- Asynchronous Circuits ,
- Partial Reduction ,
- Partial Order ,
- Petri Nets ,
- Signal Values ,
- Increase In Complexity ,
- Linear Order ,
- Circuit Design ,
- Product Term ,
- Sum Of Products ,
- Verification Method ,
- Boolean Variable ,
- OR Operation ,
- Firing Time ,
- Parent Pairs ,
- Set Of Inequalities ,
- Formal Verification ,
- Verification Algorithm ,
- Gate Model ,
- NOR Gate ,
- Reachable States ,
- Boolean Expression
Keywords assist with retrieval of results and provide a means to discovering other relevant content. Learn more.
- IEEE Keywords
- Index Terms
- Model Verification ,
- Asynchronous Circuits ,
- Partial Reduction ,
- Partial Order ,
- Petri Nets ,
- Signal Values ,
- Increase In Complexity ,
- Linear Order ,
- Circuit Design ,
- Product Term ,
- Sum Of Products ,
- Verification Method ,
- Boolean Variable ,
- OR Operation ,
- Firing Time ,
- Parent Pairs ,
- Set Of Inequalities ,
- Formal Verification ,
- Verification Algorithm ,
- Gate Model ,
- NOR Gate ,
- Reachable States ,
- Boolean Expression