Loading web-font TeX/Math/Italic
Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits | IEEE Conference Publication | IEEE Xplore

Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits


Abstract:

This paper presents the design of low-voltage and low-power cryogenic CMOS voltage reference circuits. This cryo-optimized circuit uses low-threshold devices to compensat...Show More

Abstract:

This paper presents the design of low-voltage and low-power cryogenic CMOS voltage reference circuits. This cryo-optimized circuit uses low-threshold devices to compensate for the transistors' threshold increase in ultra-low temperatures. Similarly, the PTAT factor is increased three times from its optimal value as compensation for the current decrease in cryogenic temperatures. A family of reference circuits was implemented in standard 65-nm CMOS. The silicon results show temperature coefficients of 419, 350, and 229 ppm/K in the ultra-wide temperature range from 4 to 295 K, with power consumptions at 4 K of only 5.3 \mu W, 22.7\mu W, and 410 nW, respectively.
Date of Conference: 11-14 August 2024
Date Added to IEEE Xplore: 16 September 2024
ISBN Information:

ISSN Information:

Conference Location: Springfield, MA, USA

Contact IEEE to Subscribe

References

References is not available for this document.