A 64-kbit block addressed charge-coupled memory | IEEE Journals & Magazine | IEEE Xplore

A 64-kbit block addressed charge-coupled memory


Abstract:

Describes the design and performance of a 64-kbit (65536 bits) block addressed charge-coupled serial memory. By using the offset-mask charge-coupled device (CCD) electrod...Show More

Abstract:

Describes the design and performance of a 64-kbit (65536 bits) block addressed charge-coupled serial memory. By using the offset-mask charge-coupled device (CCD) electrode structure to obtain a small cell size, and an adaptive system approach to utilize nonzero defect memory chips, the system cost per bit of charge-coupled serial memory can be reduced to provide a solid-state replacement of moving magnetic memories and to bridge the gap between high cost random access memories (RAM's) and slow access magnetic memories.
Published in: IEEE Journal of Solid-State Circuits ( Volume: 11, Issue: 1, February 1976)
Page(s): 49 - 58
Date of Publication: 06 January 2003

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.