Loading [MathJax]/extensions/MathMenu.js
A 4% Impedance Variation JEDEC Compatible ZQ Calibrator for DDR3, DDR4 and DDR5 SDRAM | IEEE Conference Publication | IEEE Xplore
Scheduled Maintenance: On Monday, 30 June, IEEE Xplore will undergo scheduled maintenance from 1:00-2:00 PM ET (1800-1900 UTC).
On Tuesday, 1 July, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (1800-2200 UTC).
During these times, there may be intermittent impact on performance. We apologize for any inconvenience.

A 4% Impedance Variation JEDEC Compatible ZQ Calibrator for DDR3, DDR4 and DDR5 SDRAM


Abstract:

This paper design and implement a common ZQ Calibration circuit, it can finish all calibration procedures within 60ns by 6 steps, and comparator is the important componen...Show More

Abstract:

This paper design and implement a common ZQ Calibration circuit, it can finish all calibration procedures within 60ns by 6 steps, and comparator is the important component in ZQ Calibrator, this paper utilizes a 10 kHz chopper to cancel the offset, and the offset is lower than 2mV after DCOC. this paper use multi voltage reference points for DDR3/DDR4/DDR5 calibration, DDR3 use 0.5*VDDQ as calibration point while DDR4/5 use 0.8*VDDQ. What’s more, DDR3 and DDR4 ZQ calibrator utilize external clock while DDR5 needs to use self-oscillator clock, so both external clock mode and internal clock mode are implemented in this paper, and the internal OSC period variation is lower than 10% by utilizing voltage and temperature compensation. Lastly, a scan test circuit is added in this design to facilitate ZQ calibrator test.
Date of Conference: 20-23 October 2023
Date Added to IEEE Xplore: 25 December 2023
ISBN Information:
Conference Location: Nanjing, China

Contact IEEE to Subscribe

References

References is not available for this document.