A new NMOS layout structure for radiation tolerance | IEEE Conference Publication | IEEE Xplore

A new NMOS layout structure for radiation tolerance


Abstract:

A new transistor structure is presented to obtain radiation tolerance in commercial submicron CMOS technology without any process modifications. The NMOS transistor and f...Show More

Abstract:

A new transistor structure is presented to obtain radiation tolerance in commercial submicron CMOS technology without any process modifications. The NMOS transistor and field leakage normally induced by ionizing irradiation is remedied by acting on the work function of the transistor gate at the transistor edges. The technique also works in a CMOS process where transistor source and drains are silicided. Contrary to the enclosed layout transistor (ELT) previously proposed for this purpose, this new transistor structure does not limit the W/L ratios to large values and thereby eliminates one of the most stringent constraints in the design of radiation tolerant circuits in standard CMOS. Measurements on fabricated devices demonstrate the functionality of the transistor structure, and its radiation tolerance up to 40 Mrad (SiO/sub 2/).
Date of Conference: 04-10 November 2001
Date Added to IEEE Xplore: 07 August 2002
Print ISBN:0-7803-7324-3
Print ISSN: 1082-3654
Conference Location: San Diego, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.